## **EE215 Final Practice**

1. Show the contents of **R6** after each of the following instructions. (evaluate each instruction individually/separately.)

| Mem     | ory  |
|---------|------|
| address | data |
| 0x2400  | 77   |
| 0x 2401 | 6B   |
| 0x 2402 | 09   |
| 0x 2403 | 73   |
| 0x2404  | С3   |

| Registers |        |  |
|-----------|--------|--|
| R4        | 0x2400 |  |
| R5        | 0xA022 |  |
| R6        | 0x2300 |  |
| R7        | 2      |  |
| sp        | 2406   |  |

2. For the following control signals,  $C_2C_1$  and  $C_5C_4$  are used to select source register R[0]-R[3],  $C_3$  and  $C_6$  is used for  $D_{in}$  selection. If  $C_3 = 1$ , MUX1 output is  $D_{in}$ . If  $C_6 = 1$ , MUX2 output is  $D_{in}$ .  $C_8$ ,  $C_7$  are used for the 2 bit binary decoder to select destination register.  $C_{11}C_{10}C_9$  are used for ALU selection, and the details are listed in the following table.

| Control<br>signal | 000   | 001 | 010    | 011     | 100     | 101 | 110 | 111 |  |
|-------------------|-------|-----|--------|---------|---------|-----|-----|-----|--|
| Operation         | A + B | A-B | A or B | A and B | A xor B | ~A  | A*B | A/B |  |

- (a) If  $C_{11}C_{10}C_9$   $C_8C_7$   $C_6C_5C_4$   $C_3C_2C_1 = 011$  10 011 101, describe the corresponding register transfer and ALU operation.
- (b) To accomplish  $R[2] \leftarrow R[1] + R[2] + R[3]$ , how many steps do we need? What are the control signals for each step?



- 3. (a) Fill in the final value of the affected registers and the memory at the end of execution.
  - (b) What is the overall effect of this program?

```
.data
First: .byte 9, 3, 0, 12,
Last: .byte 7
             .text
             mov #First, R10
             mov #Last, R11
             call #Sub
             jmp $
Sub:
             mov.b @R10, R5
L1:
             cmp.b #10, R5
             jn Clear
             inc R10
             cmp R10, R11
             jge L1
             jmp End
Clear: mov.b #0, 0(R10)
             inc R10
             cmp R10, R11
             jge L1
End:
             ret
```

(a) address of contents of memory (in **hexadecimal**) memory 0x 2400 0x0x 2401 0x0x 2402 0x0x 2403 0x0x 2404 0x0x 2405 0x0x 2406 0x

0x

0x 2407

| register | contents of register (in <b>hexadecimal</b> ) |
|----------|-----------------------------------------------|
| R5       | 0x                                            |
| R10      | 0x                                            |
| R11      | 0x                                            |

4. Write a code to turn on LED1 and toggle (flash) LED2.

| voi | nclude <msp430.h><br/>nd main(void)</msp430.h> |  |  |  |  |  |
|-----|------------------------------------------------|--|--|--|--|--|
| {   | WDTCTL = WDTPW   WDTHOLD;                      |  |  |  |  |  |
|     |                                                |  |  |  |  |  |
|     |                                                |  |  |  |  |  |
|     |                                                |  |  |  |  |  |
| -   |                                                |  |  |  |  |  |
| -   |                                                |  |  |  |  |  |
| -   |                                                |  |  |  |  |  |
| -   |                                                |  |  |  |  |  |
| -   |                                                |  |  |  |  |  |
| -   |                                                |  |  |  |  |  |
| _   |                                                |  |  |  |  |  |
| }   |                                                |  |  |  |  |  |

5. Use Timer A0 to generate interrupt.

Please configure TA0CTL register, TA0EX0 register, and TA0CCR0 register to

- choose ACLK (32768 Hz) as the clock source, use up/down mode, and clear the TAR register initially, and
- use Timer A0 to generate interrupt with a period of 32 seconds with a total (/16) divider for the input clock.

```
(b) describe the overall effect.
```

```
#include <msp430.h>
int main(void)
  WDTCTL = WDTPW | WDTHOLD; //_____
  P1DIR |=BIT0; // _____
  P4DIR |=BIT7; // _____
  P10UT &=~BIT0; // _____
  P40UT &=~BIT7; // _____
  P2DIR &=~BIT1; // ___
  P1DIR &=~BIT1; //
   P2REN |=BIT1; //
   P20UT |=BIT1; // _____
   P1REN |=BIT1;
   P10UT |=BIT1;
  P2IE |=BIT1; // _____
  P2IES|=BIT1; // _____
  P2IFG&=~BIT1; // _____
  P1IE |=BIT1;
  P1IES =BIT1;
  P1IFG&=~BIT1;
   __enable_interrupt(); //_____
 }
#pragma vector = PORT2_VECTOR //
 _interrupt void PORT2_ISR(void)
  while((P2IN&BIT1)==0){
          P40UT|=BIT7; //_____
       }
     P40UT&=~BIT7; //
     P2IFG &=~BIT1; //
}
________ PORT1_VECTOR
___interrupt void PORT1_ISR(void)
{
  while((P1IN&BIT1)==0){
        P40UT | = BIT7;
  P40UT&=~BIT7;
  P1IFG &=~BIT1;
}
```